Datenbestand vom 15. November 2024
Tel: 0175 / 9263392 Mo - Fr, 9 - 12 Uhr
Impressum Fax: 089 / 66060799
aktualisiert am 15. November 2024
978-3-8439-1983-8, Reihe Elektrotechnik
Veit Kleeberger Resilient Cross-Layer Design of Digital Integrated Circuits
147 Seiten, Dissertation Technische Universität München (2015), Hardcover, A5
In the past, manufacturing technology alone had to ensure resilience of integrated circuits. This assumption is no longer tenable in future nanometer technologies. The task of ensuring system resilience has to be distributed over all hierarchy levels – from technology up to system level. After introducing compact models for technology-level faults, this thesis presents several methods for analyzing circuit resilience. These methods enable the consideration of use-profile variations, workload, and instruction impact. Finally, the resilience of an embedded system considering different actuators is evaluated using a statistical fault-injection framework.