Datenbestand vom 10. Dezember 2024
Verlag Dr. Hut GmbH Sternstr. 18 80538 München Tel: 0175 / 9263392 Mo - Fr, 9 - 12 Uhr
aktualisiert am 10. Dezember 2024
978-3-8439-2302-6, Reihe Elektronik
Vladimir Todorov On Application-Specific Network-on-Chip Synthesis and On-Chip Trace and Debug
182 Seiten, Dissertation Technische Universität München (2015), Softcover, A5
This work presents a complete methodology for the automatic synthesis of application-specific Network-on-Chip (NoC) topologies. The synthesized topologies are optimized according to the application running on the System-on-Chip (SoC). The developed algorithms can handle latency, port count, and link length constraints. They also support the generation of hybrid interconnects that utilize both shared buses and NoC routers. Additionally, this work presents an NoC architecture for non-intrusive trace and debug of SoCs. The architecture utilizes novel differential timestamps, which enable the construction of an accurate trace even in the presence of subsystem power down and frequency switching.